Gesellschaft für Parallele Systemtechnik mbH



MULTICLUSTER Series

Hardware Documentation Copyright: PARSYTEC GmbH

### MTM - 2 - 11

Multi Transputer Module

Technical Documentation Version 1.2 , June 1989

Author : H.-J. Denuell

# <u>M T M -2 - 11 : Multi Transputer Module</u>

Technical Documentation Version 1.2 to board versions 1.0

June 1989

×... -

# Contents :

| 1. | Block Diagram and Description 1                                                  |
|----|----------------------------------------------------------------------------------|
| 2. | The Links                                                                        |
| 3. | Jumper Allocation.   3     3.1. Exeption Handling   4     3.2. Speed control   6 |
| 4. | Hardware Addresses                                                               |
| 5. | Software Addresses of the Links                                                  |
| 6. | Bootstrap                                                                        |
| 7. | Error and Analyse                                                                |
| 8. | Software Controlled Reset                                                        |
| 9. | Allocation of the DIN Connector                                                  |

### 1. Block Diagram and Description



Figure 1: Block Diagram of the MTM-2-11

The MTM-2-11 is a 2-transputer module with a processing-capacity of up to 20 MIPS. Every transputer node consists of a T800 (T414) 32 bit transputer with 20 MHz system clock and 2 Mbyte dynamic RAM with an access time of 100 or 120 ns.

The 4 transputer links can be adjusted to 20, 10, or 5 Mbit/s. All links of each transputer are RS-422 buffered and taken to the VG connector.

The internal link-cabling of the boards with each other is done by the user via plugable flat-cable-connections on the backplane. Shielded twisted-pair cables connect the links in distributed transputer systems. At a transmission rate of 20 Mbit/s up to 10 m can be covered. For longer distances the links can be tuned to 10 or 5 Mbit/s via jumper.

Working concurrently with every link is the possibility of a program controlled bi-directional reset facility. This enables each transputer in a network to control the activation of its 4 neighbours and in the event of an error to reset them and start a new.

A status register holds the transputer error which can be read-out at any required time. One bit each is provided for transputer- and addresserrors. According to the jumper selection either the analyse condition is indicated, an interrupt or an external error is generated in the event of an error occurring.

### 2. The Links

Link 0 to link 3 of each transputer are taken via the RSS-422 buffers directly on to the VG connector.



## MultiCluster 4-Link Backplane

## MultiCluster 8-Link Backplane and BBK-PC



3. Jumper Allocations





3.1. J10, J20 : Exeption Handling - Scheme J10, J20 : 2 1 3 4 0 0 ο 0 А 。 | o o | | 0 В Ł 0 0 ο - Details : J10, J20 column 1 : ErrorIn Handling (T800 only) jumper setting function ErrorIn on address error 1A 1B none ErrorIn generation J10, J20 column 2 : Event Handling jumper setting function 2A Event on address error 2B none Event generation J10, J20 column 3 : internal used jumper setting function 3A do not jumper 3B standard setting J10, J20 column 4 : Analyse Handling jumper setting function Analyse generation for all incoming reset 4A signals via links. 4B none Analyse generation

# - example setting :

- Event on address error or transputer error Analyse on all resets via link :

```
- Scheme J10, J20 :
```

|   | 1     | 2     | 3     | 4     |
|---|-------|-------|-------|-------|
| A | ο     | 0<br> | 0     | 0<br> |
| В | 0<br> | Ó     | 0<br> | ò     |
|   | 0     | 0     | 0     | 0     |

- default setting :

- Analyse on all resets via link :

| - | Sch | eme         | J10,        | J20         | :      |
|---|-----|-------------|-------------|-------------|--------|
|   |     | 1           | 2           | 3           | 4      |
|   | A   | 0           | ο           | 0           | 0<br>  |
|   | В   | 0<br> <br>0 | 0<br> <br>0 | 0<br> <br>0 | 0<br>0 |

# 3.2. J11, J21 : Speed control

- Scheme J11, J21 :

| 1     | 2         | 3         | 4         | 5         | 6         | 7     | 8         |
|-------|-----------|-----------|-----------|-----------|-----------|-------|-----------|
| 0<br> | <br>0<br> | <br>0<br> | <br>0<br> | <br>0<br> | <br>0<br> | 0<br> | <br>0<br> |
| 0     | 0         | 0         | 0         | 0         | 0         | 0     | 0         |

- Details :

| Link speed           |                      | jumpers | set        |
|----------------------|----------------------|---------|------------|
| Link 0<br>Link 1, 2, | 10 MBit<br>3 10 MBit |         | 3B         |
| Link 0<br>Link 1, 2, | 10 MBit<br>3 5 MBit  |         | 3A         |
| Link 0<br>Link 1, 2, | 5 MBit<br>3 10 MBit  |         | 3B         |
| Link 0<br>Link 1, 2, | 5 MBit<br>3 5 MBit   |         | 3 <b>A</b> |
| Link 0<br>Link 1, 2, | 10 MBit<br>3 20 MBit |         | 3A         |
| Link O<br>Link 1, 2, | 20 MBit<br>3 10 MBit |         | 3B         |
| Link 0<br>Link 1, 2, | 20 MBit<br>3 20 MBit |         | 3A         |
| Transputer           | clock                | jumpers | set        |
| m/1/ 20              | M11 -                | / D E D | 6 P        |

| T414 | 20   | MHz | 4B, | 5B, | 6B |
|------|------|-----|-----|-----|----|
| T800 | 17.5 | MHz | 4B, | 5A, | 6A |
| T800 | 20   | MHz | 4B, | 5B, | 6B |
| T800 | 22.5 | MHz | 4A, | 5B, | 6B |
| T800 | 25   | MHz | 4B, | 5A, | 6B |
| T800 | 30   | MHz | 4A, | 5A, | 6B |
| T800 | 35   | MHz | 4B, | 5B, | 6A |

 $\bigcirc$ 

| Transputer clock | Memory access time | jumpers set |
|------------------|--------------------|-------------|
| 17.5 MHz         | 80 ns              | 7A          |
| 17.5 MHz         | 100 ns             | 7B          |
| 20 MHz           | 80 ns              | 7A          |
| 20 MHz           | 100 ns             | 7 B         |
| 25 MHz           | 80 ns              | 7B          |
| 25 MHz           | 100 ns             | 8A          |
| 30 MHz           | 70 ns              | 7B          |
| 30 MHz           | 80 ns              | 8A          |
| 30 MHz           | 100 ns             | 8B          |

- default setting :

speed of 10 MBit/s on links 0 to 3
T414/T800 20 MHz, 100ns memory access time

| - | Sche  | eme   | J11,  | J21 | : |       |       |   |
|---|-------|-------|-------|-----|---|-------|-------|---|
|   | 1     | 2     | 3     | 4   | 5 | 6     | 7     | 8 |
| A | 0     | 0     | 0     | 0   | 0 | ο     | 0     | 0 |
| В | 0<br> | 0<br> | 0<br> | 1   | • | 0<br> | 0<br> | 0 |
|   | 0     | 0     | 0     | 0   | 0 | 0     | 0     | 0 |

- 7 -

## 4. Hardware Addresses

8000 0000

4

Address space of the T800 (T414)

Hardware Addresses Addresses in present OCCAM-2-Implementation PLACEment as word addresse 0000 00C0 Reset #2000 0030 0000 0080 Status #2000 0020 0000 0040 #2000 0010 0000 0000 Identification-PAL (optional) #2000 0000 801F FFFF #0007 FFFF 2 Mbyte working memory #0000 0000

The identification-PAL makes it possible for the user to give every board an identification up to 7 bytes long. These bytes appear in the least significant byte of the following occam addresses :

| #20000000 | Byte 1 |
|-----------|--------|
| #20000001 | Byte 2 |
| #20000002 | Byte 3 |
| #20000003 | Byte 4 |
| #20000004 | Byte 5 |
| #20000005 | Byte 6 |
| #20000006 | Byte 7 |

- 8 -

### 5. Software Addresses of the Links

After deklaration of the channels the following address assignment for the 4 links of the T800 (T414) are valid:

PLACE Link0.Output AT #0 : PLACE Link1.Output AT #1 : PLACE Link2.Output AT #2 : PLACE Link3.Output AT #3 : PLACE Link0.Input AT #4 : PLACE Link1.Input AT #5 : PLACE Link2.Input AT #6 : PLACE Link3.Input AT #7 :

#### 6. Bootstrap

Each processor of the MTM-2-11 is configured by default to BootFromLink, i.e. after each reset the processor exspects the program as a data stream from a link. In this state all 4 links have equal priorities. The first message that comes via one of those links is interpreted as a boot program and executed accordingly.

#### 7. Error and Analyse

In the event of errors, the MTM-2-11 offers the possibility of a systematic shut-down of all processes. In principle, only two types of errors can occur: Program- and address errors. Program errors, such as a division by 0, integer overflow or array boundary violation are signalled by the transputer with setting of the error flag. An external address decoding identifies the exceeding of the on board RAM and sets a bit in status PAL.

According to the jumper selection an error condition will initiate either an analyse condition, an interrupt, generate an external error or do nothing. The analyse condition starts a controlled shut-down of all active processes and the system can be externally analysed after reset and loaded anew. The error condition can also be read-out and analysed. The interrupt activates a service routine in which the user can determine the further process. The external error input of the T800 (T414) has the same effect during activation as an internal transputer error.

The addresses of the status-PAL are listed above. The bits 0 and 1 have the following meaning when set (active low):

Bit 0 = 0 : Transputer error Bit 1 = 0 : Address error

7.

### 8. Software Controlled Reset

8.

:

A reset line is lead parallel to every link which sets the addressed transputer in boot-condition. That provides the possibility to supervise the activities of the next four neighbouring transputers and executes a systematic reset in the event of an error. Afterwards they can be provided with a new program code via the links and can be started anew. The following program example shows the necessary command-sequence for the reset.

PROC reset ( VAL INT link) -- reset channel 0: link = 1 -- reset channel 1: link = 2 -- reset channel 2: link = 4 -- reset channel 3: link = 8 INT addr.reset, time : PLACE addr.reset AT #20000030 : -- address of reset PAL TIMER clock : VAL INT wait IS 2 : -- 2 times 64 microseconds SEQ addr.reset := 0 -- this sequence unlocks addr.reset := 1 -- the reset PAL addr.reset := 2 -addr.reset := 3 \_\_ addr.reset := link -- number of link to be reset clock ? time clock ? AFTER time PLUS wait ----- wait 128 microseconds addr.reset := 0 -- clear reset

- 11 -

1

# 9. Allocation of the DIN Connector

Pin-out of 96-way DIN connector

|    | с             | Ь             | а             |
|----|---------------|---------------|---------------|
| 1  | Reset 0 out + | Reset 1 out + | Reset 0 out - |
| 2  | Link 0 out +  | Reset 1 out - | Link 0 out -  |
| 3  | GND           | Link 1 out +  | GND           |
| 4  | Link 0 in -   | Link 1 out -  | Link 0 in +   |
| 5  | Reset 0 in -  | Link 1 in -   | Reset 0 in +  |
| 6  | Link 1 in +   | Reset 1 in -  | Reset 1 in +  |
| 7  | Reset 2 out + | Reset 3 out + | Reset 2 out - |
| 8  | Link 2 out +  | Reset 3 out - | Link 2 out -  |
| 9  | GND           | Link 3 out +  | GND           |
| 10 | Link 2 in -   | Link 3 out -  | Link 2 in +   |
| 11 | Reset 2 in -  | Link 3 in -   | Reset 2 in +  |
| 12 | Link 3 in +   | Reset 3 in -  | Reset 3 in +  |
| 13 | Reset 4 out + | Reset 5 out + | Reset 4 out - |
| 14 | Link 4 out +  | Reset 5 out - | Link 4 out -  |
| 15 | GND           | Link 5 out +  | GND           |
| 16 | Link 4 in -   | Link 5 out -  | Link 4 in +   |
| 17 | Reset 4 in -  | Link 5 in -   | Reset 4 in +  |
| 18 | Link 5 in +   | Reset 5 in -  | Reset 5 in +  |
| 19 | Reset 6 out + | Reset 7 out + | Reset 6 out - |
| 20 | Link 6 out +  | Reset 7 out - | Link 6 out -  |
| 21 | GND           | Link 7 out +  | GND           |
| 22 | Link 6 in -   | Link 7 out -  | Link 6 in +   |
| 23 | Reset 6 in -  | Link 7 in -   | Reset 6 in +  |
| 24 | Link 7 in +   | Reset 7 in +  | Master Reset  |
| 25 |               | Reset 7 in -  |               |
| 26 |               |               |               |
| 27 | + 5           | + 5           | + 5           |
| 28 | + 5           | + 5           | + 5           |
| 29 | . + 5         | + 5           | + 5           |
| 30 | GND           | GND           | GND           |
| 31 | GND           | GND           | GND           |
| 32 | GND           | GND           | GND           |